2015
DOI: 10.1049/iet-pel.2014.0760
|View full text |Cite
|
Sign up to set email alerts
|

Implementation of a new medium voltage asymmetric pulse‐width modulation converter with balanced input capacitor voltages

Abstract: A 1.44 kW DC/DC converter with zero voltage switching (ZVS) for medium voltage applications is proposed in this study. Two half-bridge circuits with split capacitors are connected in series at high voltage side to limit voltage stresses of power switches at V in /2. Three DC/DC circuits are adopted to share load current and reduce the current stress of rectifier diodes, transformers and output filter inductors. Two balance capacitors are used in the proposed circuit to automatically balance input split capacit… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 20 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?