2017
DOI: 10.1007/s11265-017-1267-1
|View full text |Cite
|
Sign up to set email alerts
|

Image Processing Units on Ultra-low-cost Embedded Hardware: Algorithmic Optimizations for Real-time Performance

Abstract: The design and development of image processing units (IPUs) has traditionally involved trade-offs between cost, real-time properties, portability, and ease of programming. A standard PC can be turned into an IPU relatively easily with the help of readily available computer vision libraries, but the end result will not be portable, and may be costly. Similarly, one can use field programmable gate arrays (FPGAs) as the base for an IPU, but they are expensive and require hardware-level programming. Finally, gener… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2021
2021
2022
2022

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 19 publications
0
1
0
Order By: Relevance
“…Fig. 1 describes the operating space of the various memory areas, that is, their position in the platform [35], [36].…”
Section: A Opencl Parallel Computing Platformmentioning
confidence: 99%
“…Fig. 1 describes the operating space of the various memory areas, that is, their position in the platform [35], [36].…”
Section: A Opencl Parallel Computing Platformmentioning
confidence: 99%