2017
DOI: 10.1007/978-3-319-61382-6_22
|View full text |Cite
|
Sign up to set email alerts
|

IBIS-AMI Based PAM4 Signaling and FEC Technique for 25 Gb/s Serial Link

Abstract: This paper investigates Input/Output Buffer Information Specification Algorithmic Model Interface (IBIS-AMI) model extension for 25Gb/s PAM4 (4-level Pulse Amplitude Modulation) serial link to improve the development efficiency. By using the ADS (Advanced Design System) Channel Simulator, the effects of device package, jitter and crosstalk on the actual performance are studied at first. Then, for forward error correction (FEC) technique, the bit error rate (BER) performance and the bathtub curves are analyzed … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2022
2022
2023
2023

Publication Types

Select...
1
1

Relationship

1
1

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 10 publications
0
1
0
Order By: Relevance
“…To improve signal quality in high-speed wireline communication, various optimization methods have been explored not only in the system development, but also in transceiver design. Among them, IBIS-AMI (Input/output Buffer Information Specification-Algorithm Model Interface) [1], which models input/output behavior as well as algorithm for end-to-end high-speed serial link, has become an effective method, attracting much interests since it is proposed. This method, however, requires a large number of bits in simulation to optimize parameters, resulting in a long simulation time.…”
Section: Introductionmentioning
confidence: 99%
“…To improve signal quality in high-speed wireline communication, various optimization methods have been explored not only in the system development, but also in transceiver design. Among them, IBIS-AMI (Input/output Buffer Information Specification-Algorithm Model Interface) [1], which models input/output behavior as well as algorithm for end-to-end high-speed serial link, has become an effective method, attracting much interests since it is proposed. This method, however, requires a large number of bits in simulation to optimize parameters, resulting in a long simulation time.…”
Section: Introductionmentioning
confidence: 99%