2019
DOI: 10.1109/tcsii.2019.2909705
|View full text |Cite
|
Sign up to set email alerts
|

High-Throughput Multifilter Interpolation Architecture for AV1 Motion Compensation

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
2
1

Citation Types

0
22
0

Year Published

2020
2020
2023
2023

Publication Types

Select...
6
1

Relationship

2
5

Authors

Journals

citations
Cited by 24 publications
(22 citation statements)
references
References 11 publications
0
22
0
Order By: Relevance
“…As discussed before, only two related works were found in the literature reporting hardware solutions for the AV1 interpolation, both with two implementations [16] [17]. The work in [16] is focused in the motion compensation, and the work in [17] supports only the Regular filters family for the fractional motion estimation. As discussed before, these related works do not employ approximate computing.…”
Section: Coding Efficiency and Synthesis Resultsmentioning
confidence: 99%
See 2 more Smart Citations
“…As discussed before, only two related works were found in the literature reporting hardware solutions for the AV1 interpolation, both with two implementations [16] [17]. The work in [16] is focused in the motion compensation, and the work in [17] supports only the Regular filters family for the fractional motion estimation. As discussed before, these related works do not employ approximate computing.…”
Section: Coding Efficiency and Synthesis Resultsmentioning
confidence: 99%
“…From Table IV one can observe that the FME interpolation architecture using the AAFF filter dissipates more power and uses more area than [16]. This occurs because our architecture aims at higher throughput to support the FME processing requirements, whereas the related work focuses on the MC throughput.…”
Section: Coding Efficiency and Synthesis Resultsmentioning
confidence: 99%
See 1 more Smart Citation
“…In [58], the level of parallelism is configurable, ranging from 4 to 128 samples per cycle. Because of this, the authors reported a throughput of UHD 8K at 120 fps, which is much higher than what was achieved by [57], but at the cost of a higher gate count and power dissipation.…”
Section: B Dedicated Hardware Designs For Av1mentioning
confidence: 87%
“…Domanski et al [57] and Freitas et al [58] presented architectures for the subpixel interpolation filter present in the inter prediction module of the decoder. In [57], the samplelevel parallelism of the architecture allows the processing of any block size as subblocks of size 4×4 (16 samples per cycle), but since it is a decoder design, only one of the many supported filters is used per predicted block (the one signaled in the bitstream). The authors reported a throughput of UHD 8K at 30 fps.…”
Section: B Dedicated Hardware Designs For Av1mentioning
confidence: 99%