2013
DOI: 10.1016/j.micpro.2012.08.004
|View full text |Cite
|
Sign up to set email alerts
|

Hardware support for CSP on a Java chip multiprocessor

Abstract: a b s t r a c tDue to memory bandwidth limitations, chip multiprocessors (CMPs) adopting the convenient shared memory model for their main memory architecture scale poorly. On-chip core-to-core communication is a solution to this problem, that can lead to further performance increase for a number of multithreaded applications. Programmatically, the Communicating Sequential Processes (CSPs) paradigm provides a sound computational model for such an architecture with message based communication. In this paper we … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2015
2015
2020
2020

Publication Types

Select...
2
2
1

Relationship

2
3

Authors

Journals

citations
Cited by 6 publications
(2 citation statements)
references
References 26 publications
0
2
0
Order By: Relevance
“…The CSP rendezvous can be implemented by exchanging two messages. We extended a ring-based NoC on a multicore Java processor with explicit support for this synchronization [10]. As an optimization, the NoC supports a dedicated Ack command for the rendezvous.…”
Section: Additional Hardware Support For Message Passingmentioning
confidence: 99%
“…The CSP rendezvous can be implemented by exchanging two messages. We extended a ring-based NoC on a multicore Java processor with explicit support for this synchronization [10]. As an optimization, the NoC supports a dedicated Ack command for the rendezvous.…”
Section: Additional Hardware Support For Message Passingmentioning
confidence: 99%
“…Even hardware support for CSP in form of a NoC has been explored on a Java multicore processor [21].…”
Section: Car Hoare Introduced the Communicating Sequentialmentioning
confidence: 99%