2022
DOI: 10.11591/ijeecs.v28.i2.pp716-723
|View full text |Cite
|
Sign up to set email alerts
|

Fully synthesizable multi-gate dynamic voltage comparator for leakage reduction and low power application

Abstract: The paper presents the implementation of a standard cell multigate fully synthesizable rail-to-rail dynamic voltage comparator. The dynamic voltage comparator works on deep sub-threshold supply voltage VDD =0.3 V with common mode inputs. The common-mode input range is VDD/2 with minimum input offset voltage ranging between 8mV to 28mV. Thus the circuit is simulated at 180nm Complementary Metal-Oxide Semiconductor (CMOS) process. Hence the dynamic voltage comparator has measured and tabulated by corresponding o… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 17 publications
(18 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?