2023
DOI: 10.4218/etrij.2023-0002
|View full text |Cite
|
Sign up to set email alerts
|

Fully parallel low‐density parity‐check code‐based polar decoder architecture for 5G wireless communications

Dinesh Kumar Devadoss,
Shantha Selvakumari Ramapackiam

Abstract: A hardware architecture is presented to decode (N, K) polar codes based on a low‐density parity‐check code‐like decoding method. By applying suitable pruning techniques to the dense graph of the polar code, the decoder architectures are optimized using fewer check nodes (CN) and variable nodes (VN). Pipelining is introduced in the CN and VN architectures, reducing the critical path delay. Latency is reduced further by a fully parallelized, single‐stage architecture compared with the log N stages in the convent… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 34 publications
0
0
0
Order By: Relevance