2023
DOI: 10.1155/2023/5810353
|View full text |Cite
|
Sign up to set email alerts
|

FPGA-Based Hardware in the Loop of Optimized Synergetic Controller for Active Power Filter

Abstract: This paper presents a discrete-time synergetic controller (DTSC) enhanced with ant colony optimization (ACO) technique for a shunt active power filter (SAPF). The developed controller is designed under MATLAB/Simulink environment; then, field-programmable gate array (FPGA) in the loop (FIL) technique is used to implement the DTSC model. The proposed DTSC parameters are optimally tuned according to ACO methodology. The DTSC-ACO should enhance power quality and eliminate grid current harmonics using an indirect … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 44 publications
(55 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?