2013
DOI: 10.1080/00207217.2012.720948
|View full text |Cite
|
Sign up to set email alerts
|

Fast low-power full-adders based on bridge style minority function and multiplexer for nanoscale

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1
1

Citation Types

0
6
0

Year Published

2013
2013
2022
2022

Publication Types

Select...
8

Relationship

0
8

Authors

Journals

citations
Cited by 18 publications
(6 citation statements)
references
References 26 publications
0
6
0
Order By: Relevance
“…MAJ and MIN logic gates as significant elements of much more complex logic systems (e.g., full‐adder and full‐subtractor etc. [ 38–40 ] ), return true (“1”) for MAJ and false (“0”) for MIN, only when more than half of inputs are true (“1”). Based on TSD mode and the universal dual‐signal transducer (H‐AgNCs), 3‐bit MAJ^MIN logic systems were further established.…”
Section: Figurementioning
confidence: 99%
“…MAJ and MIN logic gates as significant elements of much more complex logic systems (e.g., full‐adder and full‐subtractor etc. [ 38–40 ] ), return true (“1”) for MAJ and false (“0”) for MIN, only when more than half of inputs are true (“1”). Based on TSD mode and the universal dual‐signal transducer (H‐AgNCs), 3‐bit MAJ^MIN logic systems were further established.…”
Section: Figurementioning
confidence: 99%
“…However, CSLA suffers from the serious disadvantages of increased area and power usage, thus making it unsuitable for portable gadgets. This has attracted lot of research suggesting improvements for the efficient usage of area in CSLA while maintaining its speed for low-power applications (Ceiang and Hsiao, 1998;Kim and Kim, 2001;He et al, 2005;Ramkumar et al, 2010;Ramkumar and Kittur, 2012;Wey et al, 2012;Ebrahimi and Keshavarzian, 2013;Devi et al, 2010). In this section, this paper discusses in detail the existing CSLA architectures.…”
Section: Existing Architecturementioning
confidence: 99%
“…This impacts the adder's importance in almost all digital applications, including digital signal and image processing, digital communication and general-purpose processors. Hence, this paves the way for the development in adders, which results in improved speed, area and power while implementing in hardware (Ceiang and Hsiao, 1998;Kim and Kim, 2001;He et al, 2005;Ramkumar et al, 2010;Ramkumar and Kittur, 2012;Wey et al, 2012;Ebrahimi and Keshavarzian, 2013;Devi et al, 2010). This includes ripple carry adders (RCAs), carry look-ahead adders (CLAs), carry save adders (CSAs) and carry select adders (CSLAs).…”
Section: Introductionmentioning
confidence: 99%
“…The limitations in CMOS technology such as high lithography, short channel effects, and power consumption encouraged scientists to think about alternatives. Many nanotechnologies were emerged to overcomes these limitations such as Single Electron Transistor [1,2], Carbon Nanotube Field-Effect Transistor [3][4][5][6][7], FinFET [8][9][10] and Quantum-dot Cellular Automata (QCA). QCA technology was introduced for the first time by Lent et al in 1993 [11] and it is reliability was studied in [12].…”
Section: Introductionmentioning
confidence: 99%