Wafer-Level Chip-Scale Packaging 2014
DOI: 10.1007/978-1-4939-1556-9_2
|View full text |Cite
|
Sign up to set email alerts
|

Fan-In Wafer-Level Chip-Scale Package

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2017
2017
2017
2017

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 2 publications
0
1
0
Order By: Relevance
“…The full wafer redistribution and printed circuit board embedding described in this paper was carried out using the first generation wafers in 180 nm technology. The applied redistribution layer (RDL) technology was adapted from stateof-the-art processes for fan-in wafer level chip size packaging which are broadly used today [6,7]. The full wafer embedding technology was adapted from a standard technology for chip embedding into printed circuit boards [8].…”
Section: Introductionmentioning
confidence: 99%
“…The full wafer redistribution and printed circuit board embedding described in this paper was carried out using the first generation wafers in 180 nm technology. The applied redistribution layer (RDL) technology was adapted from stateof-the-art processes for fan-in wafer level chip size packaging which are broadly used today [6,7]. The full wafer embedding technology was adapted from a standard technology for chip embedding into printed circuit boards [8].…”
Section: Introductionmentioning
confidence: 99%