2017
DOI: 10.1155/2017/7021056
|View full text |Cite
|
Sign up to set email alerts
|

Exploring Shared SRAM Tables in FPGAs for Larger LUTs and Higher Degree of Sharing

Abstract: In modern SRAM based Field Programmable Gate Arrays, a Look-Up Table (LUT) is the principal constituent logic element which can realize every possible Boolean function. However, this flexibility of LUTs comes with a heavy area penalty. A part of this area overhead comes from the increased amount of configuration memory which rises exponentially as the LUT size increases. In this paper, we first present a detailed analysis of a previously proposed FPGA architecture which allows sharing of LUTs memory (SRAM) tab… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2017
2017
2020
2020

Publication Types

Select...
3
2

Relationship

0
5

Authors

Journals

citations
Cited by 6 publications
(1 citation statement)
references
References 20 publications
0
1
0
Order By: Relevance
“…Additionally, the applicability of the CBFs generated with our proposals should be further explored. Finally, note that some authors have used specific hardware to speeding up the attainment of high-quality CBFs [ 33 , 34 ]. In order to scale our algorithms, these kinds of hardware as well as supercomputing might be applied.…”
Section: Discussionmentioning
confidence: 99%
“…Additionally, the applicability of the CBFs generated with our proposals should be further explored. Finally, note that some authors have used specific hardware to speeding up the attainment of high-quality CBFs [ 33 , 34 ]. In order to scale our algorithms, these kinds of hardware as well as supercomputing might be applied.…”
Section: Discussionmentioning
confidence: 99%