Proceedings of the 2003 Conference on Asia South Pacific Design Automation - ASPDAC 2003
DOI: 10.1145/1119772.1119818
|View full text |Cite
|
Sign up to set email alerts
|

Energy-aware mapping for tile-based NoC architectures under performance constraints

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

3
331
0
1

Year Published

2004
2004
2016
2016

Publication Types

Select...
3
3
2

Relationship

0
8

Authors

Journals

citations
Cited by 457 publications
(340 citation statements)
references
References 7 publications
3
331
0
1
Order By: Relevance
“…This is considerably higher than those of the real application studied in [5]. We also considered that at the design time, the number of IP cores of an application is equal to the number of available tiles on the mesh platform.…”
Section: Resultsmentioning
confidence: 99%
See 2 more Smart Citations
“…This is considerably higher than those of the real application studied in [5]. We also considered that at the design time, the number of IP cores of an application is equal to the number of available tiles on the mesh platform.…”
Section: Resultsmentioning
confidence: 99%
“…Regarding the application mapping optimization, the mapping and routing path allocation problem for tile based architectures have been addressed in [3,4,5,6,7,8]. In [5], an energy aware mapping and scheduling approach has been addressed.…”
Section: Related Workmentioning
confidence: 99%
See 1 more Smart Citation
“…The application task graphs of MPEG4, PIP, MWD are taken from [12]. The task graphs of H.263 encoding, MP3 encoding, and MMS are taken from [13]. The task graphs of 802.11 MAC, TCP checksum, VOPD are taken from [14], [15], [16], respectively.…”
Section: Implementation and Resultsmentioning
confidence: 99%
“…Several optimization methods have been proposed to reduce energy consumption through application specific customizations. These include: customized router buffer sizing [15]; custom topology generation [25]; adaptive routing [16]; and mapping processing elements to tiles [14,21].…”
Section: Introductionmentioning
confidence: 99%