Proceedings of the 16th ACM SIGPLAN/SIGBED Conference on Languages, Compilers and Tools for Embedded Systems 2015 CD-ROM 2015
DOI: 10.1145/2670529.2754964
|View full text |Cite
|
Sign up to set email alerts
|

Enabling Efficient Alias Speculation

Abstract: Microprocessors designed using HW/SW codesign principles, such as Transmeta TM Efficeon TM and the soon-to-ship NVIDIA 64-bit Tegra R K1, use dynamic binary optimization to extract instruction-level parallelism. Many code optimizations are made significantly more effective through the use of alias speculation. The state-of-the-art alias speculation system, SMARQ, provides 40% speedup on average over a system with no alias speculation. This performance, however, comes at the cost of introducing new alias regist… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2016
2016
2016
2016

Publication Types

Select...
1

Relationship

1
0

Authors

Journals

citations
Cited by 1 publication
references
References 23 publications
(43 reference statements)
0
0
0
Order By: Relevance