2013
DOI: 10.17533/udea.redin.17040
|View full text |Cite
|
Sign up to set email alerts
|

Efficient hardware implementation of a full COFDM processor with robust channel equalization and reduced power consumption

Alexander López Parrado,
Jaime Velasco Medina,
Julián Adolfo Ramírez Gutiérrez

Abstract: This work presents the design of a 12 Mb/s Coded Orthogonal Frequency Division Multiplexing (COFDM) baseband processor for the standard IEEE 802.11a. The COFDM baseband processor was designed by using ourdesigned circuits for carrier phase correction, symbol timing synchronization, robust channel equalization and Viterbi decoding. These circuits are flexible, parameterized and described by using generic structural VHDL. The COFDM processor has two clock domains for reducing power consumption, it was synthesize… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 10 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?