2017
DOI: 10.1109/tcsii.2016.2554998
|View full text |Cite
|
Sign up to set email alerts
|

Dynamic Data-Dependent Reference to Improve Sense Margin and Speed of Magnetoresistive Random Access Memory

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1
1

Citation Types

0
9
0

Year Published

2019
2019
2023
2023

Publication Types

Select...
4
1

Relationship

1
4

Authors

Journals

citations
Cited by 6 publications
(9 citation statements)
references
References 6 publications
0
9
0
Order By: Relevance
“…VDD of 0.75 V is chosen for energy saving. Besides on, a capacitor of 1024 f F is assumed in BL/DBL, which is equivalent to 1024 cells with 1 f F loading for each cell [30]. For comparison, the previous techniques such as [10,14,17] are also simulated in the 40 nm SOI technology with the same ReRAM model, amplifiers and latch.…”
Section: Simulation Results and Comparisonmentioning
confidence: 99%
“…VDD of 0.75 V is chosen for energy saving. Besides on, a capacitor of 1024 f F is assumed in BL/DBL, which is equivalent to 1024 cells with 1 f F loading for each cell [30]. For comparison, the previous techniques such as [10,14,17] are also simulated in the 40 nm SOI technology with the same ReRAM model, amplifiers and latch.…”
Section: Simulation Results and Comparisonmentioning
confidence: 99%
“…However, the reading operation of a VSenseAmp can be faster compared to CSenseAmp when the variations of threshold voltages V T H of the CMOS devices are greater than 12mV [16]. In fact, the variations of V T H are 30mV or more in deep sub-micron technologies [17], such as in 65nm CMOS technology nodes also used in this work [8,18,19,17,20].…”
Section: Mrammentioning
confidence: 99%
“…However, there are some efforts on circuit level based on equalizing the differences in parasitic resistance between BLs [8]. This latter approach improves the read access time [18] of well-defined reference resistance cells, which are self-reference cells [23], self reference cells with two transistors and two MTJs [17], dynamic data dependent reference cells [18,24,19], reference cells at only R P state [8], and locating reference cells close to data cells [18]. At the same time, these works address the vulnerabilities of the sensing scheme of the STT-MRAM.…”
Section: Mrammentioning
confidence: 99%
See 2 more Smart Citations