2013 22nd Asian Test Symposium 2013
DOI: 10.1109/ats.2013.23
|View full text |Cite
|
Sign up to set email alerts
|

Diagnosing Resistive Open Faults Using Small Delay Fault Simulation

Abstract: Modern high performance, high density integrated circuits use a very large number of metal layers, necessitating the need to deal with the problem of resistive open defects. Resistive opens often manifest as and are modeled as small delay faults. Furthermore, in deep sub-micron technologies, it is known that the additional delay of a line with resistive open fault is not only a function of the resistant of the faulty line but it is also dependent on the signal transition(s) on its adjacent lines. In this paper… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2017
2017
2017
2017

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 17 publications
(10 reference statements)
0
0
0
Order By: Relevance