2023
DOI: 10.11591/eei.v12i6.5668
|View full text |Cite
|
Sign up to set email alerts
|

Developments in scan shift power reduction: a survey

Vijay Sontakke,
John Dickhoff

Abstract: While power reduction during testing is necessary for today's low-power devices, it also lowers test costs. Scan-based methods are the most widely used approach for testing integrated circuits (IC). Test vectors are shifted into and out of scan chains bit by bit during shift operation. The time required for shift operation dominates the test time. With the geometries shrinking (7 nm→5 nm→3 nm→1.8 nm), ICs are required to be tested for newer defects, increasing test time. The most effective way to reduce test t… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 60 publications
0
1
0
Order By: Relevance
“…Discrete logic gates and memories are the two main components of a typical chip. Many techniques have been presented to limit toggling during logic testing, and their study is presented in [74] and [75]. Since memories occupy a significant portion of the chip area, control of toggling during memory testing is also required.…”
Section: Low Power Mbistmentioning
confidence: 99%
“…Discrete logic gates and memories are the two main components of a typical chip. Many techniques have been presented to limit toggling during logic testing, and their study is presented in [74] and [75]. Since memories occupy a significant portion of the chip area, control of toggling during memory testing is also required.…”
Section: Low Power Mbistmentioning
confidence: 99%