2017
DOI: 10.14569/ijacsa.2017.080725
|View full text |Cite
|
Sign up to set email alerts
|

Design of Efficient Pipelined Router Architecture for 3D Network on Chip

Abstract: Abstract-As a relevant communication structure for integrated circuits, Network-on-Chip (NoC) architecture has attracted a range of research topics. Compared to conventional bus technology, NoC provides higher scalability and enhances the system performance for future System-on-Chip (SoC). Divergently, we presented the packet-switching router design for 2D NoC which supports 2D mesh topology. Despite the offered benefits compared to conventional bus technology, NoC architecture faces some limitations such as h… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2

Citation Types

0
2
0

Year Published

2018
2018
2020
2020

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(2 citation statements)
references
References 14 publications
0
2
0
Order By: Relevance
“…The major aim of this method is to provide high bandwidth and high performance [11]. The NoC attracts and provides higher scalability and enhances the system performance for future SoC compared to traditional bus technology [12]- [14]. In this research, the TDM and Fault Aware Adaptive, QoS and speed based router methods are used to improve the linearity of the NoC.…”
Section: Introductionmentioning
confidence: 99%
“…The major aim of this method is to provide high bandwidth and high performance [11]. The NoC attracts and provides higher scalability and enhances the system performance for future SoC compared to traditional bus technology [12]- [14]. In this research, the TDM and Fault Aware Adaptive, QoS and speed based router methods are used to improve the linearity of the NoC.…”
Section: Introductionmentioning
confidence: 99%
“…With the launching of the Intel Xeon Scalable processor [8] for data centres, the network-on-chip (NoC) is generally acknowledged as a "super highway" to increase the bandwidth between onchip components, reduce latency when accessing spans of memory hierarchy, and improve energy efficiency. However, NoC has suffered severe congestion issues thanks to big data load, causing a great loss in energy efficiency [9,10]. Heterogeneous NoCs are emerged to tackle the congestion among laminated applications.…”
Section: Introductionmentioning
confidence: 99%