2017 3rd International Conference on Applied and Theoretical Computing and Communication Technology (iCATccT) 2017
DOI: 10.1109/icatcct.2017.8389144
|View full text |Cite
|
Sign up to set email alerts
|

Design and simulation of FPGA based all digital phase locked loop (ADPLL)

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2019
2019
2022
2022

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 5 publications
(2 citation statements)
references
References 4 publications
0
2
0
Order By: Relevance
“…After synthesis power dissipation become 0.374W which is less with previous work. Table 1 shows the comparison of FPGA board zedboard with Spartan 6 [4]. Power dissipation is compared with [28].…”
Section: Simulation Analysis and Resultsmentioning
confidence: 99%
See 1 more Smart Citation
“…After synthesis power dissipation become 0.374W which is less with previous work. Table 1 shows the comparison of FPGA board zedboard with Spartan 6 [4]. Power dissipation is compared with [28].…”
Section: Simulation Analysis and Resultsmentioning
confidence: 99%
“…The basic ADPLL consists of four elements: phase detector, a Kth counter, an I/D network and N counter (D/N) [4]. Ripple circuit contains an additional not gate in between two counters.…”
Section: Design Of Adpllmentioning
confidence: 99%