2007
DOI: 10.1590/s0104-65002007000100004
|View full text |Cite
|
Sign up to set email alerts
|

Design and FPGA prototyping of a H: 264/AVC main profile decoder for HDTV

Abstract: Abstract

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
2

Citation Types

0
7
0

Year Published

2010
2010
2020
2020

Publication Types

Select...
5
2

Relationship

1
6

Authors

Journals

citations
Cited by 8 publications
(7 citation statements)
references
References 5 publications
(9 reference statements)
0
7
0
Order By: Relevance
“…Another important issue that must be taken into consideration is that the industrial sector provides a collection of reference codes, such as circuits and modules in HDL, bit streams synthesized for different architectures and also HDLs for circuit simulation and validation [3] [6]. In the DTV area, the focus of this work, research projects seen in [4] and [5] show the use of FPGA for decoding H.264 video. The results are satisfactory and indicate that the use of these devices is possible for DTV receivers.…”
Section: Hardware Reconfigurationmentioning
confidence: 99%
See 2 more Smart Citations
“…Another important issue that must be taken into consideration is that the industrial sector provides a collection of reference codes, such as circuits and modules in HDL, bit streams synthesized for different architectures and also HDLs for circuit simulation and validation [3] [6]. In the DTV area, the focus of this work, research projects seen in [4] and [5] show the use of FPGA for decoding H.264 video. The results are satisfactory and indicate that the use of these devices is possible for DTV receivers.…”
Section: Hardware Reconfigurationmentioning
confidence: 99%
“…The results are satisfactory and indicate that the use of these devices is possible for DTV receivers. In [5], the research efforts regarding the H.264 decoder aim to join efforts for developing intellectual property for the Brazilian Digital Television System (SBTVD 1 ). Also, the target device (FPGA) used for the synthesis process was a XILINX Virtex-II Pro XC2VP30; resources required for this process include 21,200 LUTs, 8465 slices, 5671 registers, 21 internal memory modules and 12 multipliers.…”
Section: Hardware Reconfigurationmentioning
confidence: 99%
See 1 more Smart Citation
“…Video coding is imperative in applications that handle digital videos, since an uncompressed video requires a gigantic amount of bits to be represented and enormous resources for storage and transmission, making such applications unfeasible in the current technology [1].…”
Section: Introductionmentioning
confidence: 99%
“…H.264 video coding comprises high compression efficiency, so it is most frequently used in video coding. It has some new features including inter-prediction, intra prediction, variable block size and context-based adaptive entropy coding [1]. These all new feature needs complex compression algorithm and huge calculations to provide better image quality and compression rate.…”
Section: Introductionmentioning
confidence: 99%