2015 IEEE 65th Electronic Components and Technology Conference (ECTC) 2015
DOI: 10.1109/ectc.2015.7159894
|View full text |Cite
|
Sign up to set email alerts
|

Crosstalk challenge and mitigation through strategic pin placement for 25Gbps and beyond

Abstract: In high density, high speed Serdes interconnect designs, inappropriate pin placement can lead to differential crosstalk violation. How to relatively compare the crosstalk level due to various pin placements, and estimate its effect on the whole system without time consuming simulation is critical. This paper introduces a simple method to estimate the relative differential crosstalk due to various pin distributions. The effectiveness of this method is investigated using commercial 3D electromagnetic software.Ho… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2018
2018
2023
2023

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 1 publication
0
0
0
Order By: Relevance