2022
DOI: 10.1109/tpds.2021.3091015
|View full text |Cite
|
Sign up to set email alerts
|

Compiler-Assisted Compaction/Restoration of SIMD Instructions

Abstract: Vector processors (e.g., SIMD or GPUs) are ubiquitous in high performance systems. All the supercomputers in the world exploit data-level parallelism (DLP), for example by using single instructions to operate over several data elements. Improving vector processing is therefore key for exascale computing. However, despite its potential, vector code generation and execution have significant challenges. Among these challenges, control flow divergence is one of the main performance limiting factors. Most modern ve… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2022
2022
2022
2022

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 33 publications
0
1
0
Order By: Relevance
“…Aiming at the shortcomings of the traditional LB scheduling algorithm, combined with the characteristics of the management system of transmission and transformation projects [11][12], the algorithm is improved from the following aspects.…”
Section: Algorithm Improvement Contentmentioning
confidence: 99%
“…Aiming at the shortcomings of the traditional LB scheduling algorithm, combined with the characteristics of the management system of transmission and transformation projects [11][12], the algorithm is improved from the following aspects.…”
Section: Algorithm Improvement Contentmentioning
confidence: 99%