Proceedings of the 6th International Workshop on Performance Modeling, Benchmarking, and Simulation of High Performance Computi 2015
DOI: 10.1145/2832087.2832095
|View full text |Cite
|
Sign up to set email alerts
|

ARMv8 micro-architectural design space exploration for high performance computing using fractional factorial

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2017
2017
2024
2024

Publication Types

Select...
2
1
1

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
(1 citation statement)
references
References 6 publications
0
1
0
Order By: Relevance
“…e experimental setup simulates a heterogeneous system using big OoO and li le InO publicly available ARMv8 models [27,31], both operating at the same frequency using the classic memory subsystem. e simulated system uses the same cache sizes for both the OoO and the InO cores, so that a fair comparison between private and shared caches is drawn.…”
Section: Methodsmentioning
confidence: 99%
“…e experimental setup simulates a heterogeneous system using big OoO and li le InO publicly available ARMv8 models [27,31], both operating at the same frequency using the classic memory subsystem. e simulated system uses the same cache sizes for both the OoO and the InO cores, so that a fair comparison between private and shared caches is drawn.…”
Section: Methodsmentioning
confidence: 99%