2015
DOI: 10.15680/ijirset.2015.0402046
|View full text |Cite
|
Sign up to set email alerts
|

Area Efficient Self Timed Adders For Low Power Applications in VLSI

Abstract: ABSTRACT:In today"s world there is a great need for low power design and area efficient high performance in DIP (Digital Image Processing) systemIn this paper the proposed method presents a parallel single-rail self-timed adder. It uses recursive method for performing multi bit binary addition. This design attains good performance without any special speedup circuitry. A practical implementation is provided along with a completion detection unit. The implementation is regular and does not have any practical li… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 1 publication
(1 reference statement)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?