2017 IEEE 4th International Conference on Knowledge-Based Engineering and Innovation (KBEI) 2017
DOI: 10.1109/kbei.2017.8324983
|View full text |Cite
|
Sign up to set email alerts
|

An ultra high-resolution low propagation delay time and low power with 1.25GS/s CMOS dynamic latched comparator for high-speed SAR ADCs in 180nm technology

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2020
2020
2023
2023

Publication Types

Select...
3
2

Relationship

0
5

Authors

Journals

citations
Cited by 6 publications
(2 citation statements)
references
References 31 publications
0
2
0
Order By: Relevance
“…In high-speed ADCs, the comparator design is highly critical to the overall system performance [12][13][14]. It is the main bottleneck in limiting the speed of a high-speed, high-resolution ADC.…”
Section: Comparatormentioning
confidence: 99%
See 1 more Smart Citation
“…In high-speed ADCs, the comparator design is highly critical to the overall system performance [12][13][14]. It is the main bottleneck in limiting the speed of a high-speed, high-resolution ADC.…”
Section: Comparatormentioning
confidence: 99%
“…Second, it aids in reducing the offset error of the comparator [16]. For high‐speed applications, it is necessary for the pre‐amplifier to have higher values for gain and gain‐bandwidth (GBW); thus, multistage amplification is employed in the proposed design [12, 13]. The decision on the number of amplification stages is also crucial, as the system transmission delay also increases with the number of stages.…”
Section: Pipelined Adcmentioning
confidence: 99%