2010 15th CSI International Symposium on Computer Architecture and Digital Systems 2010
DOI: 10.1109/cads.2010.5623593
|View full text |Cite
|
Sign up to set email alerts
|

An efficient power-area-delay modulo 2<sup>n</sup>&#x2212;1 multiplier

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2010
2010
2020
2020

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 10 publications
0
0
0
Order By: Relevance