2015
DOI: 10.11591/ijece.v5i3.pp503-517
|View full text |Cite
|
Sign up to set email alerts
|

An Efficient Cache Organization for On-Chip Multiprocessor Networks

Abstract: To meet the growing computation-intensive applications and the needs of low-power, high-performance systems, the number of computing resources in single-chip has enormously increased. By adding many computing resources to build a system in System-on-Chip, its interconnection between each other becomes another challenging issue. In most System-on-Chip applications, a shared bus interconnection which needs an arbitration logic to serialize several bus access requests, is adopted to communicate with each integrat… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2018
2018
2018
2018

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 21 publications
(28 reference statements)
0
1
0
Order By: Relevance
“…The data is categories as a self-data, friends data, and stranger data. Paper [16] more specific on caching management in memory where multiprocessor is used with certain interconnect mechanisms to reduce power usage.…”
Section: Cache Policy Designmentioning
confidence: 99%
“…The data is categories as a self-data, friends data, and stranger data. Paper [16] more specific on caching management in memory where multiprocessor is used with certain interconnect mechanisms to reduce power usage.…”
Section: Cache Policy Designmentioning
confidence: 99%