2008 11th IEEE International Conference on Communication Technology 2008
DOI: 10.1109/icct.2008.4716263
|View full text |Cite
|
Sign up to set email alerts
|

A Radix-8 Log-MAP recursion VLSI architecture

Abstract: This paper presents a high speed Radix-8 Log-MAP turbo decoder recursion architecture: algorithmic approximation and architectural optimization are incorporated in the proposed designs to reduce the critical path. The synthesis results show that the proposed design has a high throughput of 693 Mbps in 0.18 um CMOS technology, which is nearly 3 times higher than using conventional Radix-2 architecture. The hardware complexity is only linearly increased with the new design. The simulation with AWGN channel shows… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2019
2019
2019
2019

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 9 publications
0
1
0
Order By: Relevance
“…This process is known as radix-, so for m=1 you have a radix-2. It can be calculated simultaneously stages of the trellis or by transformations that result in structures called radix-4 [20,21], radix-8 [22] and radix-16. According to the radix-it is possible to reduce the processing time of the SISO by a factor of m.…”
Section: Trellis Compressionmentioning
confidence: 99%
“…This process is known as radix-, so for m=1 you have a radix-2. It can be calculated simultaneously stages of the trellis or by transformations that result in structures called radix-4 [20,21], radix-8 [22] and radix-16. According to the radix-it is possible to reduce the processing time of the SISO by a factor of m.…”
Section: Trellis Compressionmentioning
confidence: 99%