Proceedings of the 2003 International Symposium on Circuits and Systems, 2003. ISCAS '03.
DOI: 10.1109/iscas.2003.1206259
|View full text |Cite
|
Sign up to set email alerts
|

A parameterized low power design for the variable-length discrete Fourier transform using dynamic pipelining

Abstract: This paper presents a parameterized low power design for the one-dimensional discrete Fourier transform (DFT) of variable lengths.By combining the cyclic convolution formulation, block-based distributed arithmetic, dynamic pipeline technique, and Cooley-Tukey decomposition together, we have developed a parameterized hardware design for the DFT of variable lengths ranging from 286 to 4096 points and with different modes of performance, which facilitates the performance-driven design considerations in terms of p… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 14 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?