2013
DOI: 10.9790/2834-0721318
|View full text |Cite
|
Sign up to set email alerts
|

A Novel Approach of Area-Efficient FIR Filter Design Using Distributed Arithmetic with Decomposed LUT

Abstract: In this paper, a highly area-efficient multiplier-less FIR filter is presented. Distributed Arithmetic (DA) has been used to implement a bit-serial scheme of a general asymmetric version of an FIR filter, taking optimal advantage of the 3-input LUT-based structure of FPGAs. The implementation of FIR filters on FPGA based on traditional arithmetic method costs considerable hardware resources, which goes against the decrease of circuit scale and the increase of system speed. This paper presents the realization o… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
0
0

Year Published

2014
2014
2023
2023

Publication Types

Select...
1
1

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 4 publications
0
0
0
Order By: Relevance
“…An application is given for the time interval errors of local slave clocks of digital communication networks.In paper [9] to design the optimal finite wavelength FIR filter for the application of a general purpose integer programming using computer program. In paper [10] Distributed Arithmetic has been used to implement a bit serial scheme of a general asymmetric version of an FIR filter taking optimal advantage of 3 input LUT based structure of FPGA.…”
Section: Iii-literature Surveymentioning
confidence: 99%
“…An application is given for the time interval errors of local slave clocks of digital communication networks.In paper [9] to design the optimal finite wavelength FIR filter for the application of a general purpose integer programming using computer program. In paper [10] Distributed Arithmetic has been used to implement a bit serial scheme of a general asymmetric version of an FIR filter taking optimal advantage of 3 input LUT based structure of FPGA.…”
Section: Iii-literature Surveymentioning
confidence: 99%