2003 5th International Conference on ASIC Proceedings (IEEE Cat No 03TH8690) ICASIC-03 2003
DOI: 10.1109/icasic.2003.1277453
|View full text |Cite
|
Sign up to set email alerts
|

A new approach for high performance multiply-accumulator design

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
2
0

Year Published

2013
2013
2017
2017

Publication Types

Select...
4

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
(2 citation statements)
references
References 10 publications
0
2
0
Order By: Relevance
“…Multiplier architecture is divisible into three phases [8]: partial product generation phase; partial product reduction phase; and the final addition phase. At first, partial products are produced by multiplying each bit of the multiplicand with each bit of the multiplier.…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation
“…Multiplier architecture is divisible into three phases [8]: partial product generation phase; partial product reduction phase; and the final addition phase. At first, partial products are produced by multiplying each bit of the multiplicand with each bit of the multiplier.…”
Section: Introductionmentioning
confidence: 99%
“…It is widely used in DSP algorithms such as filtering and Fourier transforms. It is also a fundamental computational unit in microprocessors, embedded systems, and crypto processors [4]- [7].Multiplier architecture is divisible into three phases [8]: partial product generation phase; partial product reduction phase; and the final addition phase. At first, partial products are produced by multiplying each bit of the multiplicand with each bit of the multiplier.…”
mentioning
confidence: 99%