A Digital Down Converter is an important front end signal processing unit in any communication system. It converts intermediate frequency to baseband by scaling down the sampling frequency of the signal. In this paper, an area and power efficient architecture for the DDC has been described and is realized on a Spartan 3e FPGA.