2023
DOI: 10.48550/arxiv.2302.03972
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

A FPGA-based architecture for real-time cluster finding in the LHCb silicon pixel detector

Abstract: This article describes a custom VHDL firmware implementation of a two-dimensional cluster-finder architecture for reconstructing hit positions in the new vertex pixel detector (VELO) that is part of the LHCb Upgrade. This firmware has been deployed to the existing FPGA cards that perform the readout of the VELO, as a further enhancement of the DAQ system, and will run in real time during physics data taking, reconstructing VELO hits coordinates on-the-fly at the LHC collision rate. This pre-processing allows t… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 12 publications
(21 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?