2015
DOI: 10.1007/s10470-015-0552-9
|View full text |Cite
|
Sign up to set email alerts
|

A design of 50/150/200 kbps, low power FSK transceiver using phase-locked loop with programmable loop bandwidth and integrated SPDT for IEEE 802.15.4g application

Abstract: This paper presents a 50/150/200 kbps, low power transceiver with one-point modulation and integrated single pole double throw (SPDT) switch for IEEE 802.15.4g application. To ensure that the proposed low power transceiver can operate at a multi data rate, multi data-rate (50/150/200 kbps) frequency shift keying (FSK) modulation is implemented using a phase-locked loop (PLL) with a programmable loop bandwidth. The bandwidth switching scheme is combined with the programmable loop bandwidth to support the high d… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2023
2023
2023
2023

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 13 publications
(24 reference statements)
0
0
0
Order By: Relevance