2020
DOI: 10.1108/cw-09-2019-0124
|View full text |Cite
|
Sign up to set email alerts
|

A design method of capacitor arrays for high-resolution SAR ADCs

Abstract: Purpose The design method of high-resolution capacitor arrays was proposed to improve the precision of successive approximation register (SAR) analog-to-digital converters (ADCs) without calibration and optimize the circuit area. Design/methodology/approach According to calculation of equivalent series capacitors and change of voltage at the comparator input node, two three-stage structures of capacitor arrays and a general design flow of the multi-stage capacitor arrays were presented. Non-ideal factors on … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2022
2022
2023
2023

Publication Types

Select...
3
1

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
(2 citation statements)
references
References 18 publications
(20 reference statements)
0
2
0
Order By: Relevance
“…Meanwhile, to decrease the die size, cost, and the threshold voltage, the MIM (metal-isolated-metal) capacitor DAC array is replaced by a MOS capacitor [29]. Also, a modifed two-stage dual split CDAC array technique is used to avoid the mismatch ofset and reduce the capacitor array size [31][32][33][34]. Tis structure may be divided into three stages: subarray capacitor, the MSB, MLSB and LSB as shown in Figure 11.…”
Section: Capacitive Dac Array (Cdac)mentioning
confidence: 99%
“…Meanwhile, to decrease the die size, cost, and the threshold voltage, the MIM (metal-isolated-metal) capacitor DAC array is replaced by a MOS capacitor [29]. Also, a modifed two-stage dual split CDAC array technique is used to avoid the mismatch ofset and reduce the capacitor array size [31][32][33][34]. Tis structure may be divided into three stages: subarray capacitor, the MSB, MLSB and LSB as shown in Figure 11.…”
Section: Capacitive Dac Array (Cdac)mentioning
confidence: 99%
“…Further, Leakage current and kickback noise in the comparator block is required to be focused upon to improve linearity of the device [7]. Also, DAC consumes power during switching of capacitors between Vref and ground in the switching process of preset-measure-reset in SAR logic [8]. Reduction of switching energy per conversion cycle in designed DAC is one area of importance for the researchers working in mixed signal domain of ADC's implementation.…”
Section: Introductionmentioning
confidence: 99%