Digest. International Electron Devices Meeting,
DOI: 10.1109/iedm.2002.1175779
|View full text |Cite
|
Sign up to set email alerts
|

A 90 nm logic technology featuring 50 nm strained silicon channel transistors, 7 layers of Cu interconnects, low k ILD, and 1 μm/sup 2/ SRAM cell

Abstract: A leading edge 90 nm technology with 1.2 nm physical gate oxide, SO nm gate length, strained silicon, NiSi, 7 layers of Cu interconnects, and low k CDO for high performance dense logic is presented. Strained silicon is used to increase saturated NMOS and PMOS drive currents by 10-20% and mobility by > 50%. Aggressive design rules and unlanded contacts offer a l.0pm2 6-T S R A M cell using 193nm lithography. IntroductionThe power dissipation of modern microprocessors has been rapidly increasing, driven by incre… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

0
85
0
1

Publication Types

Select...
6
4

Relationship

0
10

Authors

Journals

citations
Cited by 182 publications
(87 citation statements)
references
References 6 publications
0
85
0
1
Order By: Relevance
“…Because the spatial fluctuations of strain can be deleterious for the performance of silicon devices, the nanoscale probing of strain in silicon has stimulated significant interest [63][64][65][69][70][71]. Introduction of strain in silicon using a SiGe buffer layer is a wellknown technique to enhance carrier mobility [73], which was used by Intel for the first time in the 90 nm process technology [74]. The strain-induced shift of the first order 520 cm -1 Raman peak associated with optical phonons in silicon has been used to spatially map stress variations using TERS, with a lateral resolution of 20-25 nm [11,70].…”
Section: Crystalline and Semiconductor Materialsmentioning
confidence: 99%
“…Because the spatial fluctuations of strain can be deleterious for the performance of silicon devices, the nanoscale probing of strain in silicon has stimulated significant interest [63][64][65][69][70][71]. Introduction of strain in silicon using a SiGe buffer layer is a wellknown technique to enhance carrier mobility [73], which was used by Intel for the first time in the 90 nm process technology [74]. The strain-induced shift of the first order 520 cm -1 Raman peak associated with optical phonons in silicon has been used to spatially map stress variations using TERS, with a lateral resolution of 20-25 nm [11,70].…”
Section: Crystalline and Semiconductor Materialsmentioning
confidence: 99%
“…19,20,21,22,23 For example, with a 2D tension (in N/m, as in surface tension) of 0.1nN/nm, single layer MoS 2 can be stretched by 0.05%, 24 corresponding to a bandgap modulation of 3.7meV; 25 while a 0.45% strain can be induced in black P by the same tension (in the armchair direction), 15 which leads to a 36.4meV bandgap widening, 23 one order of magnitude greater than that in MoS 2 . Such capability shall enable new nanoelectromechanical systems (NEMS) in which the electronic and optoelectronic properties of the nanomaterial could be efficiently tuned by the device strain, 26 thus may enable new black P devices in categories where currently only conventional materials are utilized, such as strained-channel FETs 27 and frequency-shift-based resonant infrared sensors. 28 To date, however, the exploration and implementation of black P mechanical devices have not yet been reported; such efforts have been plagued by the relative chemical activeness of black P:8 , 9 it can be readily oxidized in air, and the multiple processing steps (many involving wet chemistry) required in fabricating mechanical devices from layered 2D materials (lithography, metallization, etching and suspension, etc.)…”
mentioning
confidence: 99%
“…As known, «Intel Corporation» introduced n-MOS transistors with silicon uniaxially deformed in the direction [001] channels, thus improving the mobility of electrons around twice at T = 300K [1,2]. This increase is due to removal of intervalley scattering related with ftransitions, thereby increasing the steepness of the current-voltage characteristics (CVC) and cutoff frequency of switching.…”
Section: Introductionmentioning
confidence: 99%