2020 27th IEEE International Conference on Electronics, Circuits and Systems (ICECS) 2020
DOI: 10.1109/icecs49266.2020.9294903
|View full text |Cite
|
Sign up to set email alerts
|

A 12 bit 8 GS/s Time-Interleaved SAR ADC in 28nm CMOS

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1

Citation Types

0
3
0

Year Published

2021
2021
2023
2023

Publication Types

Select...
4
2

Relationship

2
4

Authors

Journals

citations
Cited by 7 publications
(3 citation statements)
references
References 7 publications
0
3
0
Order By: Relevance
“…The FE-buffer is depicted in Fig. 3a, where a pseudodifferential push-pull architecture with bootstrapped drain nodes is used [1], [6], [10]. With this architecture, the FEbuffer output resistance is minimized.…”
Section: Circuit Designmentioning
confidence: 99%
“…The FE-buffer is depicted in Fig. 3a, where a pseudodifferential push-pull architecture with bootstrapped drain nodes is used [1], [6], [10]. With this architecture, the FEbuffer output resistance is minimized.…”
Section: Circuit Designmentioning
confidence: 99%
“…A fourth sub-buffer is used to drive a single reference-ADC. All buffers are implemented in a pseudo-differential push-pull architecture, to achieve a high linearity, while maintaining a good power efficiency [2]. The overall system clock, applied to all sub-ADCs, operates at 8 GHz.…”
Section: Overall Adc Architecturementioning
confidence: 99%
“…This method has high complexity and high hardware costs, which are not suitable for practical applications. References [19][20][21] studied the correction structure of reference channel randomization. Since the requirement for noise is lower than that for harmonic or spurious, the reference channel randomization structure is an expedient scheme based on this principle.…”
Section: Introductionmentioning
confidence: 99%