2004 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.04CH37525)
DOI: 10.1109/vlsic.2004.1346640
|View full text |Cite
|
Sign up to set email alerts
|

A 1.5-V 10-b 50 MS/s time-interleaved switched-opamp pipeline CMOS ADC with high energy efficiency

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

0
8
0

Publication Types

Select...
5
1

Relationship

0
6

Authors

Journals

citations
Cited by 14 publications
(8 citation statements)
references
References 11 publications
0
8
0
Order By: Relevance
“…The power reduction afforded by sharing op-amps is based on the fact that an op-amp is used only during a half clock cycle. There are two types of op-amp sharing, namely 'across two channels in a parallel pipeline ADC' [7] and 'between correlated adjacent stages' [8]. The sharing of op-amps between successive stages has some drawbacks.…”
Section: Op-amp Sharing Techniquesmentioning
confidence: 99%
“…The power reduction afforded by sharing op-amps is based on the fact that an op-amp is used only during a half clock cycle. There are two types of op-amp sharing, namely 'across two channels in a parallel pipeline ADC' [7] and 'between correlated adjacent stages' [8]. The sharing of op-amps between successive stages has some drawbacks.…”
Section: Op-amp Sharing Techniquesmentioning
confidence: 99%
“…At a low voltage supply, these floating switches may encounter poor conduction or even turn off since none of the transmission MOS in a switch will turn on. lent works concerning low-voltage sampling circuits have been proposed [6], [9]- [11], [14], [15]. Figure 1(b) shows a charge-redistribution S/H architecture which is commonly employed in low-voltage systems based on switched-opamp architecture [14], [15].…”
Section: Low-voltage S/h Design Issuesmentioning
confidence: 99%
“…a) E-mail: petero@spic.ee.ncku.edu.tw DOI: 10.1093/ietele/e91-c.9.1480 fore suitable for low-voltage applications [6], [9]- [11], [14], [15]. However, the drawbacks of SO technique such as lower circuit feedback factor and additional opamp turn-on time prohibit SO-based S/H from operating at high speed [6], [12].…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation
“…Hence, total OTA current consumption is (31) The product of (12), (31), and yields the total ADC amplifier power consumption. The OTA GBW is approximately that of the single-stage OTA and is given by (32) and the ADC ERBW then becomes (33) For comparable settling and GBW at reduced supply voltages, the differential Miller OTA will consume about four times the power of the gain-enhanced telescopic OTA but with twice the output swing. As a result, the best OTA choice for high ERBW and minimal power consumption is the single-stage OTA.…”
Section: Amplifier Power Consumptionmentioning
confidence: 99%