2012 IEEE International Solid-State Circuits Conference 2012
DOI: 10.1109/isscc.2012.6176871
|View full text |Cite
|
Sign up to set email alerts
|

A 1.2V 30nm 1.6Gb/s/pin 4Gb LPDDR3 SDRAM with input skew calibration and enhanced control scheme

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

1
6
0

Year Published

2013
2013
2022
2022

Publication Types

Select...
5
3

Relationship

0
8

Authors

Journals

citations
Cited by 17 publications
(7 citation statements)
references
References 2 publications
1
6
0
Order By: Relevance
“…In the author's best knowledge and reference, the 3D PAM I/O is never reported before and would be first analyzed. [36] using 22nm technology achieves better energy efficiency, the proposed energy efficiency of proposed 4-PAM transceiver is better (1.67pJ/b/pin) than other technologies' works [27], [31], [33][34][35]. This 3D PAM level can be further extended to more levels in the future, such that multiple data streams can be transceived through a shared I/O interface and generate much improved energy efficiency.…”
Section: Resultsmentioning
confidence: 97%
See 1 more Smart Citation
“…In the author's best knowledge and reference, the 3D PAM I/O is never reported before and would be first analyzed. [36] using 22nm technology achieves better energy efficiency, the proposed energy efficiency of proposed 4-PAM transceiver is better (1.67pJ/b/pin) than other technologies' works [27], [31], [33][34][35]. This 3D PAM level can be further extended to more levels in the future, such that multiple data streams can be transceived through a shared I/O interface and generate much improved energy efficiency.…”
Section: Resultsmentioning
confidence: 97%
“…For example, commodity low-power DDR (LP-DDR2) operates at 0.8Gb/s/pin and current LP-DDR3 operates at 1.6Gb/s/pin with 3.7 pJ/bit/pin [27]. We first analyze and design the 3D DRAM PAM interface with 3D stacked multi-drop bus architecture.…”
Section: D Pam Mobile Memory Architecturementioning
confidence: 99%
“…In response to the growing demand for high-performance DRAM, the interface in LPDDR3 now supports termination [2], [12]. The performance target of LPDDR4 standard, however, cannot be satisfied with the conventional interface scheme, and thus adopts a small swing interface called low-voltage-swing terminated logic (LVSTL) with VSSQ termination.…”
Section: B Lvstl Interfacementioning
confidence: 99%
“…At the introduction of the first mobile DRAM standard (LPDDR), the required pin bandwidth was 400 Mbps with 1.8 V supply voltage [1]. LPDDR2 devices operated at 1066 Mbps/pin at 1.2 V, and LPDDR3 at 2133 Mbps/pin [2], [11]. Recently, DRAM with wide IO has been reviewed as the candidate for the next generation device for mobile application.…”
Section: Introductionmentioning
confidence: 99%
“…DDR3-1333 [36] 10.7 2GB DDR4-2667 [36] 21.3 2GB LPDDR3 (30nm) [4] 6.4 512MB HMC I (3D-Stack) [36] 128.0 512MB Wide I/O (3D-stack, 50nm) [25] 12.8 512MB Tezzaron Octopus (3D-Stack) [1] 50.0 512MB Future Tezzaron (3D-stack) [14] 100.0 4GB drives provide up to 20× the capacity per server and still supports tens of thousands of operations per second. This prompted the creation of McDipper, a Flash-based cache server that is compatible with Memcached.…”
Section: Dram Bw (Gb/s) Capacitymentioning
confidence: 99%