2016
DOI: 10.26636/jtit.2016.1.709
|View full text |Cite
|
Sign up to set email alerts
|

100 Gb/s Data Link Layer - from a Simulation to FPGA Implementation

Łukasz Łopaciński,
Marcin Brzozowski,
Rolf Kraemer
et al.

Abstract: In this paper, a simulation and hardware implementation of a data link layer for 100 Gb/s terahertz wireless communications is presented. In this solution the overhead of protocols and coding should be reduced to a minimum. This is especially important for high-speed networks, where a small degradation of efficiency will lower the user data throughput by several gigabytes per second. The following aspects are explained: an acknowledge frame compression, the optimal frame segmentation and aggregation, Reed-Solo… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 17 publications
(14 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?