2005
DOI: 10.1109/ted.2004.841346
|View full text |Cite
|
Sign up to set email alerts
|

The Design, Analysis, and Development of Highly Manufacturable 6-T SRAM Bitcells for SoC Applications

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

0
6
0

Year Published

2006
2006
2012
2012

Publication Types

Select...
5
3

Relationship

0
8

Authors

Journals

citations
Cited by 19 publications
(6 citation statements)
references
References 5 publications
0
6
0
Order By: Relevance
“…3, is smaller than the area of two one-cell primitive cells because it was designed to increase the integration level by sharing the n-well used for PMOS transistors [14]. As described in Section III, the TCP value of the SRAM was around 47 and 21 fF at 180 and 65 nm, respectively.…”
Section: A Simulations Of Test Methods With Nvsmentioning
confidence: 99%
See 1 more Smart Citation
“…3, is smaller than the area of two one-cell primitive cells because it was designed to increase the integration level by sharing the n-well used for PMOS transistors [14]. As described in Section III, the TCP value of the SRAM was around 47 and 21 fF at 180 and 65 nm, respectively.…”
Section: A Simulations Of Test Methods With Nvsmentioning
confidence: 99%
“…The layout of the cells was tightly spaced to minimally satisfy the design rules in every portion of the cell layout spaces. Two-bit cells were designed as a single primitive element to share the n-well and supply voltage (VDD) to increase the density [14]. The shared portion is shown in the dotted box in Fig.…”
Section: A Layout-based Coupling Capacitor With Defect Considerationsmentioning
confidence: 99%
“…The 0.13 μm platform was the first in which two bit-cells were used by foundries for high volume manufacturing: 2.43 μm 2 , that is a direct shrink from 0.18 μm, and 2.14 μm 2 , for high-density low-leakage application. Down to 80 nm, a 6-T (six transistors) SRAM Bit cell of type A to D was used [40]. The 65 nm foundry technology [41], introduced a new layout configuration, that did not have any AA or Poly corners that could be rounded as explained above.…”
Section: Low Power Consideration For Srammentioning
confidence: 99%
“…The susceptible area, A, for the SRAM cell within the TCAM was measured off a layout [12], and for the new feedback-enhanced TCAM cells the increase in the value of A was projected from the same layout. QSp and QSn for a 70nm process was extrapolated from the trends found in [8] and the critical charge, Qcrit for each node, was found through an HSPICE simulation [7] by injecting charge with a piece-wise linear current waveform in the shape shown in [13].…”
Section: Figure 8: Reduction In the Ser Of The Different Cross-couplementioning
confidence: 99%