2020 25th Asia and South Pacific Design Automation Conference (ASP-DAC) 2020
DOI: 10.1109/asp-dac47756.2020.9045729
|View full text |Cite
|
Sign up to set email alerts
|

SP&R: Simultaneous Placement and Routing framework for standard cell synthesis in sub-7nm

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
16
0

Year Published

2020
2020
2024
2024

Publication Types

Select...
4
1
1

Relationship

1
5

Authors

Journals

citations
Cited by 15 publications
(16 citation statements)
references
References 19 publications
0
16
0
Order By: Relevance
“…Given cell netlist and layout specification, our framework formulates an integrated constraint satisfaction problem (CSP) so that the automated cell layout simultaneously/strictly satisfies all constraints, which are transistor placement, in-cell routing, conditional design rules and pin-accessibility-driven constraints. Inspired by [15], individual constraints are combined by our novel dynamic pin shape and allocation constraint (i.e., DCPA). To ensure the mutability, our framework maximizes PS (Pin separation) and minimizes M2 Track use including objectives of [15] (i.e., Cell Size and Metal Length) through the lexicographic ordered optimization.…”
Section: Simultaneous Place-and-route For Cfet Sdc Synthesis Frameworkmentioning
confidence: 99%
See 4 more Smart Citations
“…Given cell netlist and layout specification, our framework formulates an integrated constraint satisfaction problem (CSP) so that the automated cell layout simultaneously/strictly satisfies all constraints, which are transistor placement, in-cell routing, conditional design rules and pin-accessibility-driven constraints. Inspired by [15], individual constraints are combined by our novel dynamic pin shape and allocation constraint (i.e., DCPA). To ensure the mutability, our framework maximizes PS (Pin separation) and minimizes M2 Track use including objectives of [15] (i.e., Cell Size and Metal Length) through the lexicographic ordered optimization.…”
Section: Simultaneous Place-and-route For Cfet Sdc Synthesis Frameworkmentioning
confidence: 99%
“…Inspired by [15], individual constraints are combined by our novel dynamic pin shape and allocation constraint (i.e., DCPA). To ensure the mutability, our framework maximizes PS (Pin separation) and minimizes M2 Track use including objectives of [15] (i.e., Cell Size and Metal Length) through the lexicographic ordered optimization. We utilize five representative conditional design rules of [13,14], which are minimum area rule (MAR), end-of-line (EOL), via rule (VR), and multi-patternaware design rules (i.e., PRL (Parallel Run-Length)!SHR (Step Height Rule)).…”
Section: Simultaneous Place-and-route For Cfet Sdc Synthesis Frameworkmentioning
confidence: 99%
See 3 more Smart Citations