2020
DOI: 10.33130/ajct.2020v06i02.001
|View full text |Cite
|
Sign up to set email alerts
|

Significance-Driven Logic Compression for Energy Efficient Multiplier Design

Abstract: Approximate Arithmetic is a new design paradigm that is being used in many applications which are tolerant to imprecision and do not require accurate results. It can reduce circuit complexity, delay and energy consumption by relaxing accuracy requirements. The partial product bit matrix can be reduced based on their progressive bit significance using a Significance Driven Logic Compression(SDLC) approach. Further, the complexity of the approximate multiplier can be reduced by using Approximate adders in place … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 2 publications
(4 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?