1999
DOI: 10.1147/rd.435.0915
|View full text |Cite
|
Sign up to set email alerts
|

PLL modeling and verification in a cycle-simulation environment

Abstract: Recent advances in technology, computer architecture, and automated design environments have ushered in a new era of computer design in which large complex servers such as the S/390 G5 Parallel Enterprise Server™ can be delivered with times to market once reserved for low-end systems such as single-user workstations and personal computers. Yet, the time to market is inversely proportional to customer demand for reliable and continuously available systems. Therefore, the need exists to build and simulate a comp… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2004
2004
2004
2004

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 1 publication
0
1
0
Order By: Relevance
“…Each instance on an analog PLL was replaced by simulation-only logic (PLL behavioral) which was the equivalent of a real PLL in a cycle simulator. The content of this logic existed as described in [11]. It was used to verify the surrounding controls of the PLL to program the clock delay, pulse width, and frequency of the PLL.…”
Section: Chip Model Stagesmentioning
confidence: 99%
“…Each instance on an analog PLL was replaced by simulation-only logic (PLL behavioral) which was the equivalent of a real PLL in a cycle simulator. The content of this logic existed as described in [11]. It was used to verify the surrounding controls of the PLL to program the clock delay, pulse width, and frequency of the PLL.…”
Section: Chip Model Stagesmentioning
confidence: 99%