2006 IEEE International Reliability Physics Symposium Proceedings 2006
DOI: 10.1109/relphy.2006.251342
|View full text |Cite
|
Sign up to set email alerts
|

Elimination of Single Event Latchup in 90nm SRAM Technologies

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1

Citation Types

2
8
0
1

Year Published

2008
2008
2022
2022

Publication Types

Select...
3
3
1

Relationship

0
7

Authors

Journals

citations
Cited by 15 publications
(11 citation statements)
references
References 2 publications
2
8
0
1
Order By: Relevance
“…In this thesis, it is shown that a single NMOSFET built in a triple well collects more charge than an NMOSFET built in a dual well. This agrees with the observation of increased SER by Puchner et al [3] and Gasiot et al [12]. Also, it is seen that increasing the p-well contact size reduces charge collection, which agrees with the observations in [3] and [12].…”
Section: Overview Of Previous Worksupporting
confidence: 92%
See 2 more Smart Citations
“…In this thesis, it is shown that a single NMOSFET built in a triple well collects more charge than an NMOSFET built in a dual well. This agrees with the observation of increased SER by Puchner et al [3] and Gasiot et al [12]. Also, it is seen that increasing the p-well contact size reduces charge collection, which agrees with the observations in [3] and [12].…”
Section: Overview Of Previous Worksupporting
confidence: 92%
“…This agrees with the observation of increased SER by Puchner et al [3] and Gasiot et al [12]. Also, it is seen that increasing the p-well contact size reduces charge collection, which agrees with the observations in [3] and [12]. It can be postulated from the mechanisms of charge collection proposed in the thesis that, in a large well, placing p-well contacts frequently helps in the recovery of the system from the upset.…”
Section: Overview Of Previous Worksupporting
confidence: 90%
See 1 more Smart Citation
“…Adding a current-limiting device to power line can mitigate SEL by reducing the power supply current in the case of a latchup event [2] [3]. This method involves additional area for the current limiting device, and an SRAM macro must be redesigned.…”
Section: Introductionmentioning
confidence: 99%
“…An example of the deep n well and deep p well implementations is shown in Figure 2. Triple wells have been shown to reduce SEL 8,9 in some situations. The inclusion of a triple well option, which is common in processes of ≤ 0.18 µm, originally had the purpose of allowing back-biasing and noise isolation in analogue and Radio Frequency (RF) circuits.…”
mentioning
confidence: 99%